

## Features

- Built using the advantages and compatibility of CMOS and IXYS HDMOS™ processes
- Latch-Up Protected
- High Peak Output Current: 4A Peak
- Wide Operating Range: 4.5V to 35V
- High Capacitive Load  
Drive Capability: 1800pF in <15ns
- Matched Rise And Fall Times
- Low Propagation Delay Time
- Low Output Impedance
- Low Supply Current
- Two Drivers in Single Chip

## Applications

- Driving MOSFETs and IGBTs
- Motor Controls
- Line Drivers
- Pulse Generators
- Local Power ON/OFF Switch
- Switch Mode Power Supplies (SMPS)
- DC to DC Converters
- Pulse Transformer Driver
- Class D Switching Amplifiers
- Limiting di/dt Under Short Circuit

## General Description

The IXdN404/IXDI404/IXDF404 is comprised of two 4 Ampere CMOS high speed MOSFET drivers. Each output can source and sink 4A of peak current while producing voltage rise and fall times of less than 15ns to drive the latest IXYS MOSFETs and IGBT's. The input of the driver is compatible with TTL or CMOS and is fully immune to latch up over the entire operating range. A patent-pending circuit virtually eliminates CMOS power supply cross conduction and current shoot-through. Improved speed and drive capabilities are further enhanced by very low, matched rise and fall times.

The IXdN404 is configured as a dual non-inverting gate driver, the IXDI404 is a dual inverting gate driver, and the IXDF404 is a dual inverting + non-inverting gate driver.

The IXdN404/IXDI404/IXDF404 family are available in the standard 8 pin P-DIP (PI), SOIC-8 (SIA) and SOIC-16 (SIA-16) packages. For enhanced thermal performance, the SOP-8 and SOP-16 are also available in a package with an exposed grounded metal back as the SI and SI-16 repectively.

## Ordering Information

| Part Number   | Package Type                         | Temp. Range     | Configuration             |
|---------------|--------------------------------------|-----------------|---------------------------|
| IXDN404PI     | 8-Pin PDIP                           | -55°C to +125°C | Dual Non Inverting        |
| IXDN404SI     | 8-Pin SOIC with Grounded Metal Back  |                 |                           |
| IXDN404SIA    | 8-Pin SOIC                           |                 |                           |
| IXDN404SI-16  | 16-Pin SOIC with Grounded Metal Back |                 |                           |
| IXDN404SIA-16 | 16-Pin SOIC                          |                 |                           |
| IXDI404PI     | 8-Pin PDIP                           | -55°C to +125°C | Dual Inverting            |
| IXDI404SI     | 8-Pin SOIC with Grounded Metal Back  |                 |                           |
| IXDI404SIA    | 8-Pin SOIC                           |                 |                           |
| IXDI404SI-16  | 16-Pin SOIC with Grounded Metal Back |                 |                           |
| IXDI404SIA-16 | 16-Pin SOIC                          |                 |                           |
| IXDF404PI     | 8-Pin PDIP                           | -55°C to +125°C | Inverting + Non Inverting |
| IXDF404SI     | 8-Pin SOIC with Grounded Metal Back  |                 |                           |
| IXDF404SIA    | 8-Pin SOIC                           |                 |                           |
| IXDF404SI-16  | 16-Pin SOIC with Grounded Metal Back |                 |                           |
| IXDF404SIA-16 | 16-Pin SOIC                          |                 |                           |

**NOTE:** Mounting or solder tabs on all packages are connected to ground

**Figure 1 - IXdN404 Dual 4A Non-Inverting Gate Driver Functional Block Diagram**



**Figure 2 - IXDI404 Dual Inverting 4A Gate Driver Functional Block Diagram**



**Figure 3 - IXDF404 Inverting + Non-Inverting 4A Gate Driver Functional Block Diagram**



\* Patent Pending

**Absolute Maximum Ratings (Note 1)**

| Parameter                                               | Value                    |
|---------------------------------------------------------|--------------------------|
| Supply Voltage                                          | 40V                      |
| All Other Pins                                          | -0.3V to $V_{CC} + 0.3V$ |
| Junction Temperature                                    | 150°C                    |
| Storage Temperature                                     | -65°C to 150°C           |
| Soldering Lead Temperature (10 seconds maximum)         | 300°C                    |
| Thermal Resistance (Junction to Case) ( $\theta_{JC}$ ) |                          |
| 8 Pin SOIC (SI)                                         | 10 K/W                   |
| 16 Pin SOIC (SI-16)                                     | 10 K/W                   |

**Electrical Characteristics**

Unless otherwise noted,  $T_A = 25^\circ C$ ,  $4.5V \leq V_{CC} \leq 35V$ .

All voltage measurements with respect to GND. Device configured as described in *Test Conditions*. All specifications are for one channel.

| Symbol       | Parameter                       | Test Conditions                                        | Min              | Typ | Max            | Units    |
|--------------|---------------------------------|--------------------------------------------------------|------------------|-----|----------------|----------|
| $V_{IH}$     | High input voltage              | $4.5V \leq V_{CC} \leq 18V$                            | 2.5              |     |                | V        |
| $V_{IL}$     | Low input voltage               | $4.5V \leq V_{CC} \leq 18V$                            |                  |     | 0.8            | V        |
| $V_{IN}$     | Input voltage range             |                                                        | -5               |     | $V_{CC} + 0.3$ | V        |
| $I_{IN}$     | Input current                   | $0V \leq V_{IN} \leq V_{CC}$                           | -10              |     | 10             | $\mu A$  |
| $V_{OH}$     | High output voltage             |                                                        | $V_{CC} - 0.025$ |     |                | V        |
| $V_{OL}$     | Low output voltage              |                                                        |                  |     | 0.025          | V        |
| $R_{OH}$     | Output resistance @ Output High | $V_{CC} = 18V$                                         | 2                |     | 2.5            | $\Omega$ |
| $R_{OL}$     | Output resistance @ Output Low  | $V_{CC} = 18V$                                         |                  | 1.5 | 2              | $\Omega$ |
| $I_{PEAK}$   | Peak output current             | $V_{CC} = 18V$                                         |                  | 4   |                | A        |
| $I_{DC}$     | Continuous output current       |                                                        |                  |     | 1              | A        |
| $t_R$        | Rise time                       | $C_L = 1800pF$ $V_{CC} = 18V$                          | 16               |     | 18             | ns       |
| $t_F$        | Fall time                       | $C_L = 1800pF$ $V_{CC} = 18V$                          | 13               |     | 17             | ns       |
| $t_{ONDLY}$  | On-time propagation delay       | $C_L = 1800pF$ $V_{CC} = 18V$                          | 36               |     | 40             | ns       |
| $t_{OFFDLY}$ | Off-time propagation delay      | $C_L = 1800pF$ $V_{CC} = 18V$                          | 35               |     | 39             | ns       |
| $V_{CC}$     | Power supply voltage            |                                                        | 4.5              | 18  | 35             | V        |
| $I_{CC}$     | Power supply current            | $V_{IN} = 3.5V$<br>$V_{IN} = 0V$<br>$V_{IN} = +V_{CC}$ | 1<br>0<br>10     |     | 3<br>10<br>10  | $\mu A$  |

Specifications Subject To Change Without Notice

**Operating Ratings**

| Parameter                              | Value            |
|----------------------------------------|------------------|
| Operating Temperature Range            | -55 °C to 125 °C |
| Thermal Resistance (To Ambient)        |                  |
| 8 Pin PDIP (PI) ( $\theta_{JA}$ )      | 120 K/W          |
| 8 Pin SOIC (SIA)                       | 110 K/W          |
| 16 Pin SOIC (SIA-16) ( $\theta_{JA}$ ) | 110 K/W          |
| $\theta_{JA}$ with heat sink **        |                  |
| Heat sink area of 1 $cm^2$             |                  |
| 8 Pin SOIC                             | 95 K/W           |
| 16 Pin SOIC-CT                         | 95 K/W           |
| Heat sink area of 3 $cm^2$             |                  |
| 8 Pin SOIC                             | 85 K/W           |
| 16 Pin SOIC-CT                         | 85 K/W           |

\*\* Device soldered to metal back pane. Heat sink area is 1 oz. copper on 1 side of 0.06" thick FR4 PC board.

**Note 1:** Operating the device beyond parameters with listed "Absolute Maximum Ratings" may cause permanent damage to the device. Typical values indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. The guaranteed specifications apply only for the test conditions listed. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

## Electrical Characteristics

Unless otherwise noted, temperature over -55°C to 150°C,  $4.5V \leq V_{CC} \leq 35V$ .

All voltage measurements with respect to GND. Device configured as described in *Test Conditions*. All specifications are for one channel.

| Symbol       | Parameter                          | Test Conditions                                         | Min              | Typ           | Max            | Units                      |
|--------------|------------------------------------|---------------------------------------------------------|------------------|---------------|----------------|----------------------------|
| $V_{IH}$     | High input voltage                 | $4.5V \leq V_{CC} \leq 18V$                             | 2.4              |               |                | V                          |
| $V_{IL}$     | Low input voltage                  | $4.5V \leq V_{CC} \leq 18V$                             |                  | 0.8           |                | V                          |
| $V_{IN}$     | Input voltage range                |                                                         | -5               |               | $V_{CC} + 0.3$ | V                          |
| $I_{IN}$     | Input current                      | $0V \leq V_{IN} \leq V_{CC}$                            | -10              |               | 10             | $\mu A$                    |
| $V_{OH}$     | High output voltage                |                                                         | $V_{CC} - 0.025$ |               |                | V                          |
| $V_{OL}$     | Low output voltage                 |                                                         |                  | 0.025         |                | V                          |
| $R_{OH}$     | Output resistance<br>@ Output High | $V_{CC} = 18V$                                          |                  | 3.4           |                | $\Omega$                   |
| $R_{OL}$     | Output resistance<br>@ Output Low  | $V_{CC} = 18V$                                          |                  | 2             |                | $\Omega$                   |
| $I_{PEAK}$   | Peak output current                | $V_{CC} = 18V$                                          |                  | 3.2           |                | A                          |
| $I_{DC}$     | Continuous output<br>current       |                                                         |                  | 1             |                | A                          |
| $t_R$        | Rise time                          | $C_L = 1000pF \ V_{CC} = 18V$                           |                  | 11            |                | ns                         |
| $t_F$        | Fall time                          | $C_L = 1000pF \ V_{CC} = 18V$                           |                  | 13            |                | ns                         |
| $t_{ONDLY}$  | On-time propagation<br>delay       | $C_L = 1000pF \ V_{CC} = 18V$                           |                  | 60            |                | ns                         |
| $t_{OFFDLY}$ | Off-time propagation<br>delay      | $C_L = 1000pF \ V_{CC} = 18V$                           |                  | 59            |                | ns                         |
| $V_{CC}$     | Power supply voltage               |                                                         | 4.5              | 18            | 35             | V                          |
| $I_{CC}$     | Power supply current               | $V_{IN} = 3.5V$<br>$V_{IN} = 0V$<br>$V_{IN} = + V_{CC}$ | 1<br>0<br>10     | 3<br>10<br>10 |                | $mA$<br>$\mu A$<br>$\mu A$ |

Specifications Subject To Change Without Notice

## Pin Description

| SYMBOL | FUNCTION         | DESCRIPTION                                                                                                                                                                                                    |
|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN A   | A Channel Input  | A Channel Input signal-TTL or CMOS compatible.                                                                                                                                                                 |
| GND    | Ground           | The system ground pin. Internally connected to all circuitry, this pin provides ground reference for the entire chip. This pin should be connected to a low noise analog ground plane for optimum performance. |
| IN B   | B Channel Input  | B Channel Input signal-TTL or CMOS compatible.                                                                                                                                                                 |
| OUT B  | B Channel Output | B Channel Driver output. For application purposes, this pin is connected via a resistor to a gate of a MOSFET/IGBT.                                                                                            |
| VCC    | Supply Voltage   | Positive power-supply voltage input. This pin provides power to the entire chip. The range for this voltage is from 4.5V to 35V.                                                                               |
| OUT A  | A Channel Output | A Channel Driver output. For application purposes, this pin is connected via a resistor to a gate of a MOSFET/IGBT.                                                                                            |

**CAUTION: These devices are sensitive to electrostatic discharge; follow proper ESD procedures when handling and assembling this component.**

**Figure 4 - Characteristics Test Diagram**



### Typical Performance Characteristics







**Fig. 23** High State Output Resistance vs. Supply Voltage

**Fig. 24** Low State Output Resistance vs. Supply Voltage

**Fig. 25**  $V_{cc}$  vs. P Channel Output Current

**Fig. 26**  $V_{cc}$  vs. N Channel Output Current

**Fig. 27** P Channel Output Current vs. Temperature  
 $V_{cc} = 18V$ ,  $C_L = 1000pF$ 

**Fig. 28** N Channel Output Current vs. Temperature  
 $V_{cc} = 18V$ ,  $C_L = 1000pF$ 


## PIN CONFIGURATIONS



## Supply Bypassing, Grounding Practices And Output Lead inductance

When designing a circuit to drive a high speed MOSFET utilizing the IXDN404/IXDI404/IXDF404, it is very important to observe certain design criteria in order to optimize performance of the driver. Particular attention needs to be paid to **Supply Bypassing**, **Grounding**, and minimizing the **Output Lead Inductance**.

Say, for example, the IXDN404 is being used to charge a 2500pF capacitive load from 0 to 25 volts in 25ns.

Using the formula:  $I = \Delta V C / \Delta t$ , where  $\Delta V=25V$   $C=2500pF$  &  $\Delta t=25ns$ , one can determine that to charge 2500pF to 25 volts in 25ns will take a constant current of 2.5A. (In reality, the charging current won't be constant and will peak somewhere around 4A).

### SUPPLY BYPASSING

In order for the design to turn the load on properly, the IXDN404 must be able to draw this 2.5A of current from the power supply in the 25ns. This means that there must be very low impedance between the driver and the power supply. The most common method of achieving this low impedance is to bypass the power supply at the driver with a capacitance value that is a magnitude larger than the load capacitance. Usually, this would be achieved by placing two different types of bypassing capacitors, with complementary impedance curves, very close to the driver itself. (These capacitors should be carefully selected, low inductance, low resistance, high-pulse current-service capacitors). Lead lengths may radiate at high frequency due to inductance, so care should be taken to keep the lengths of the leads between these bypass capacitors and the IXDN404 to an absolute minimum.

### GROUNDING

In order for the design to turn the load off properly, the IXDN404 must be able to drain this 2.5A of current into an adequate grounding system. There are three paths for returning current that need to be considered: Path #1 is between the IXDN404 and its load. Path #2 is between the IXDN404 and its power supply. Path #3 is between the IXDN404 and whatever logic is driving it. All three of these paths should be as low in resistance and inductance as possible, and thus as short as practical. In addition, every effort should be made to keep these three ground paths distinctly separate. Otherwise, the returning ground current from the load may develop a voltage that would have a detrimental effect on the logic line driving the IXDN404.

### OUTPUT LEAD INDUCTANCE

Of equal importance to Supply Bypassing and Grounding are issues related to the Output Lead Inductance. Every effort should be made to keep the leads between the driver and its load as short and wide as possible. If the driver must be placed farther than 2" (5mm) from the load, then the output leads should be treated as transmission lines. In this case, a twisted-pair should be considered, and the return line of each twisted pair should be placed as close as possible to the ground pin of the driver, and connected directly to the ground terminal of the load.

**Dimensional Outline: IXDD404PI**

**Dimensional Outlines: IXDD404SI-CT and IXDD404SIA**

**Dimensional Outlines: IXDD404SI-16CT and IXDD404SIA-16**


IXYS Corporation  
3540 Bassett St; Santa Clara, CA 95054  
Tel: 408-982-0700; Fax: 408-496-0670  
e-mail: sales@ixys.net

IXYS Semiconductor GmbH  
Edisonstrasse 15 ; D-68623; Lampertheim  
Tel: +49-6206-503-0; Fax: +49-6206-503627  
e-mail: marcom@ixys.de