



### **Important notice**

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <http://www.nxp.com>, <http://www.philips.com> or <http://www.semiconductors.philips.com>, use <http://www.nexperia.com>

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use [salesaddresses@nexperia.com](mailto:salesaddresses@nexperia.com) (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © **Nexperia B.V. (year). All rights reserved.**

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via [salesaddresses@nexperia.com](mailto:salesaddresses@nexperia.com)). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

## **74HC/HCT367**

### Hex buffer/line driver; 3-state

Product specification  
File under Integrated Circuits, IC06

December 1990

**Hex buffer/line driver; 3-state****74HC/HCT367****FEATURES**

- Non-inverting outputs
- Output capability: bus driver
- $I_{CC}$  category: MSI

**GENERAL DESCRIPTION**

The 74HC/HCT367 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7.

**QUICK REFERENCE DATA**

$GND = 0 \text{ V}$ ;  $T_{amb} = 25 \text{ }^{\circ}\text{C}$ ;  $t_r = t_f = 6 \text{ ns}$

| SYMBOL            | PARAMETER                                | CONDITIONS                                     | TYPICAL |     | UNIT |
|-------------------|------------------------------------------|------------------------------------------------|---------|-----|------|
|                   |                                          |                                                | HC      | HCT |      |
| $t_{PHL}/t_{PLH}$ | propagation delay nA to nY               | $C_L = 15 \text{ pF}$ ; $V_{CC} = 5 \text{ V}$ | 8       | 11  | ns   |
| $C_I$             | input capacitance                        |                                                | 3.5     | 3.5 | pF   |
| $C_{PD}$          | power dissipation capacitance per buffer | notes 1 and 2                                  | 30      | 32  | pF   |

**Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu\text{W}$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o) \text{ where:}$$

$f_i$  = input frequency in MHz

$f_o$  = output frequency in MHz

$\sum (C_L \times V_{CC}^2 \times f_o)$  = sum of outputs

$C_L$  = output load capacitance in pF

$V_{CC}$  = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$   
For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5 \text{ V}$

**ORDERING INFORMATION**

See "*74HC/HCT/HCU/HCMOS Logic Package Information*".

## Hex buffer/line driver; 3-state

74HC/HCT367

## PIN DESCRIPTION

| PIN NO.             | SYMBOL                              | NAME AND FUNCTION                 |
|---------------------|-------------------------------------|-----------------------------------|
| 1, 15               | $\overline{1OE}$ , $\overline{2OE}$ | output enable inputs (active LOW) |
| 2, 4, 6, 10, 12, 14 | 1A to 6A                            | data inputs                       |
| 3, 5, 7, 9, 11, 13  | 1Y to 6Y                            | data outputs                      |
| 8                   | GND                                 | ground (0 V)                      |
| 16                  | V <sub>CC</sub>                     | positive supply voltage           |



Fig.1 Pin configuration.



Fig.2 Logic symbol.



Fig.3 IEC logic symbol.

## Hex buffer/line driver; 3-state

74HC/HCT367



Fig.4 Functional diagram.

## FUNCTION TABLE

| INPUTS           |      | OUTPUTS |
|------------------|------|---------|
| $n\overline{OE}$ | $nA$ | $nY$    |
| L                | L    | L       |
| L                | H    | H       |
| H                | X    | Z       |

## Notes

1. H = HIGH voltage level
- L = LOW voltage level
- X = don't care
- Z = high impedance OFF-state



Fig.5 Logic diagram.

## Hex buffer/line driver; 3-state

## 74HC/HCT367

## DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "[74HC/HCT/HCU/HCMOS Logic Family Specifications](#)".

Output capability: bus driver

$I_{CC}$  category: MSI

## AC CHARACTERISTICS FOR 74HC

$GND = 0 \text{ V}$ ;  $t_r = t_f = 6 \text{ ns}$ ;  $C_L = 50 \text{ pF}$

| SYMBOL            | PARAMETER                                | $T_{amb} (\text{ }^{\circ}\text{C})$ |                 |      |                 |      |                 | UNIT | TEST CONDITIONS     |           |  |  |
|-------------------|------------------------------------------|--------------------------------------|-----------------|------|-----------------|------|-----------------|------|---------------------|-----------|--|--|
|                   |                                          | 74HC                                 |                 |      |                 |      |                 |      | V <sub>CC</sub> (V) | WAVEFORMS |  |  |
|                   |                                          | +25                                  |                 |      | -40 to +85      |      | -40 to +125     |      |                     |           |  |  |
|                   |                                          | min.                                 | typ.            | max. | min.            | max. | min.            | max. |                     |           |  |  |
| $t_{PHL}/t_{PLH}$ | propagation delay<br>nA to nY            | 28<br>10<br>8                        | 95<br>19<br>16  |      | 120<br>24<br>20 |      | 145<br>29<br>25 | ns   | 2.0<br>4.5<br>6.0   | Fig.6     |  |  |
| $t_{PZH}/t_{PZL}$ | 3-state output enable time<br>nOE to nY  | 44<br>16<br>13                       | 150<br>30<br>26 |      | 190<br>38<br>33 |      | 225<br>45<br>38 | ns   | 2.0<br>4.5<br>6.0   | Fig.7     |  |  |
| $t_{PHZ}/t_{PLZ}$ | 3-state output disable time<br>nOE to nY | 55<br>20<br>16                       | 150<br>30<br>26 |      | 190<br>38<br>33 |      | 225<br>45<br>38 | ns   | 2.0<br>4.5<br>6.0   | Fig.7     |  |  |
| $t_{THL}/t_{TLH}$ | output transition time                   | 14<br>5<br>4                         | 60<br>12<br>10  |      | 75<br>15<br>13  |      | 90<br>18<br>15  | ns   | 2.0<br>4.5<br>6.0   | Fig.6     |  |  |

## Hex buffer/line driver; 3-state

74HC/HCT367

## DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "[74HC/HCT/HCU/HCMOS Logic Family Specifications](#)".

Output capability: bus driver

I<sub>CC</sub> category: MSI

## Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications.To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT             | UNIT LOAD COEFFICIENT |
|-------------------|-----------------------|
| 1 $\overline{OE}$ | 1.00                  |
| 2 $\overline{OE}$ | 0.90                  |
| nA                | 1.00                  |

## AC CHARACTERISTICS FOR 74HCT

GND = 0 V; t<sub>r</sub> = t<sub>f</sub> = 6 ns; C<sub>L</sub> = 50 pF

| SYMBOL                              | PARAMETER                                              | T <sub>amb</sub> (°C) |      |      |            |      |             | UNIT | TEST CONDITIONS     |           |       |  |
|-------------------------------------|--------------------------------------------------------|-----------------------|------|------|------------|------|-------------|------|---------------------|-----------|-------|--|
|                                     |                                                        | 74HCT                 |      |      |            |      |             |      | V <sub>CC</sub> (V) | WAVEFORMS |       |  |
|                                     |                                                        | +25                   |      |      | −40 to +85 |      | −40 to +125 |      |                     |           |       |  |
|                                     |                                                        | min.                  | typ. | max. | min.       | max. | min.        | max. |                     |           |       |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nA to nY                          |                       | 14   | 25   |            | 31   |             | 38   | ns                  | 4.5       | Fig.6 |  |
| t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time<br>n $\overline{OE}$ to nY  |                       | 16   | 35   |            | 44   |             | 53   | ns                  | 4.5       | Fig.7 |  |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time<br>n $\overline{OE}$ to nY |                       | 21   | 35   |            | 44   |             | 53   | ns                  | 4.5       | Fig.7 |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                 |                       | 5    | 12   |            | 15   |             | 18   | ns                  | 4.5       | Fig.6 |  |

## Hex buffer/line driver; 3-state

74HC/HCT367

## AC WAVEFORMS



Fig.6 Waveforms showing the input (nA) to output (nY) propagation delays and the output transition times.



Fig.7 Waveforms showing the 3-state enable and disable times.

## PACKAGE OUTLINES

See "[74HC/HCT/HCU/HCMOS Logic Package Outlines](#)".